Thursday, 2024-05-02, 4:18 AM
Welcome Guest | RSS
Farhan Khalid
Main | Bus interface unit Data - Forum | Registration | Login
[ New messages · Members · Forum rules · Search · RSS ]
  • Page 1 of 1
  • 1
Forum » Hacking & Cracking » Computer Basic secrets » Bus interface unit Data
Bus interface unit Data
ILIA
Messages: 106
Group: Super Moderators
Title: Great
Reputation: 11
Status: Offline

Awards: 3Loading awards ...
Date:
Saturday,
2009-03-14,
11:05 AM

Message # 1
A field programmable gate array circuit device provides a bus interface data path between a processor and system bus, each of which operates at a different data transfer protocol at a different clock rate. The bus interface unit controls the transfer of data to and from a system bus which is connected to a main memory module, an I/O module or other modules, such as an external CPM module. Data passing from various modules to the processor or from the processor to various modules can operate in one word or four-word blocks. Additionally, intermodule communication is managed by message words, which message words are operative in groups of four words as a block. A transfer logic box holds a plurality of (i) Request words (ii) Acknowledgement words for conveyance to the processor from external modules. These message words arrive from the system bus at the system bus clock rate but are then transferred to the processor through a data queue means at the processor clock rate on a single word basis other than a block basis. The bus interface unit data path eliminates all timing delay and interconnection difficulties that formally occurred. Since the present system, all of the interface circuitry is included in a single or a double field programmable gate array.

This user has not applied a signature yet.
HTML code to this post
BB-code to this post
Direct link to this post
Forum » Hacking & Cracking » Computer Basic secrets » Bus interface unit Data
  • Page 1 of 1
  • 1
Search:

Copyright MyCorp © 2024

Hosted by uCoz